

## HARMONIC ELIMINATION AND DC SOURCE EQUALIZATION IN THREE-PHASE ASYMMETRIC CASCADED MLI

Dr.R.Seyezhai\*, K.Radhasree\*\*, K.Sivapathy\*\* & Vardhaman\*\*

\*Associate Professor, \*\* Final Year Students Department of EEE, SSN College of Engineering, Chennai, India.

Abstract: - In recent years, multilevel inverters are extensively employed in high power industrial applications. This paper focuses on asymmetric MultiLevel Inverter (MLI) with reduced number of DC sources. The performance of the inverter is improved by incorporating Selective Harmonic Elimination. The focus has been laid on the fifth and seventh order harmonics as they are responsible for the torque ripples in the case of induction motor drives. Also, the impact of change in magnitude of the DC sources on the harmonics is also analyzed and the results are validated. The multilevel inverter output with reduced Total Harmonic Distortion (THD) is used to drive a resistive load . The simulation is carried out in MATLAB/Simulink.

Keywords: - Asymmetric MLI, Harmonic elimination & DC source equalization

### **I.INTRODUCTION**

In this paper, a multilevel inverter with two unequal DC sources is studied [1]. The selective harmonic elimination switching scheme is used to control the needed power electronic devices. A method is presented where the switching angles are computed such that a desired fundamental sinusoidal voltage is produced while at the same time certain higher order harmonics are eliminated. Using the idea of Fourier series, the equations eliminating certain harmonics were derived in terms of the switching angles. These equations are transcendental equations. By making some simple substitutions, these transcendental equations were transformed into polynomial equations. After forming these polynomial equations, resultant theory was used to solve the polynomial equations [3,4]. Using Mathematica, the aforementioned equations were derived and solved to find the switching angles. In this paper, two unequal DC sources are used to produce seven level AC output voltage. DC source equalization is carried out and it gives an idea about the change in the magnitude of the higher order harmonics with the change in magnitude of the DC sources involved. The performance of asymmetric cascaded MLI with R-load is studied by applying selective harmonic elimination and the results are validated.

# II. ASYMMETRIC CASCADED MULTILEVEL INVERTER

The cascaded H-bridges multilevel inverter introduces the idea of using separate DC sources to produce an AC voltage waveform. Each H-bridge inverter is connected to its own DC source  $V_{dc}$ . By cascading the AC outputs of each H-bridge inverter, an AC voltage waveform is produced. In a

symmetric multilevel inverter, to produce seven level output voltage, three equal DC sources are required. Hence as the number level increases, number H-bridges also increases. This may increase the cost. Hence to reduce the number of H-bridges, a multilevel inverter with unequal DC sources in constructed.

Figure 1 provides the illustration of asymmetric multilevel inverter with two H-bridges each one connected to the DC source  $V_{dc}$  and 0.5Vdc. The output voltage of the first Hbridge is denoted by  $v_1$  and the output of the second Hbridge is denoted by  $v_2$  so that the output of this two DC source cascade multilevel inverter is  $v(t) = v_1(t) + v_2(t)$ .

By opening and closing the switches of H<sub>1</sub> appropriately, the output voltage v<sub>1</sub> can be made equal to  $-V_{dc}$ , 0, or  $V_{dc}$ while the output voltage of H<sub>2</sub> can be made equal to  $-V_{dc}/2$ , 0, or  $V_{dc}/2$  by opening and closing its switches appropriately. Therefore, the output voltage of the inverter can have the values  $-3V_{dc}/2$ ,  $-V_{dc}$ ,  $-V_{dc}/2$ , 0,  $V_{dc}/2$ ,  $V_{dc}$ ,  $3V_{dc}/2$ , which is seven levels and is illustrated in Figure 2 & IOSR Journal of Engineering June. 2012, Vol. 2(6) pp: 1313-1319



Table -I.



Fig.1. Asymmetric Cascaded Multilevel Inverter



Figure 2. Output waveform of seven level asymmetric multilevel inverter

| TABLE I: | Switching          | Angle  | for MLI |
|----------|--------------------|--------|---------|
|          | o with the stating | 111910 |         |

| θ                                                                           | V1  | V2    | V = V1 +<br>V2 |
|-----------------------------------------------------------------------------|-----|-------|----------------|
| $0 \le \theta \le \theta 1$                                                 | 0   | 0     | 0              |
| $\begin{array}{c} \theta 1 \leq \theta \leq \\ \theta 2 \end{array}$        | 0   | Vdc/2 | Vdc/2          |
| $\begin{array}{c} \theta 2 \ \leq \ \theta \ \leq \\ \theta 3 \end{array}$  | Vdc | 0     | Vdc            |
| $\begin{array}{rcl} \theta 3 & \leq & \theta & \leq \\ \pi / 2 \end{array}$ | Vdc | Vdc/2 | 3Vdc/2         |

### **III.HARMONIC ELIMINATION SCHEME**

Selective harmonic elimination method is used to eliminate the specified harmonics in the output voltage. The elimination of low-order harmonics is an important issue in drive applications. When high switching efficiency is of utmost importance, it is desirable to keep the switching frequency as low as possible. For a given fundamental output voltage theoretically, the switching angles that produce the fundamental while not generating specifically chosen harmonics can be found. The switching angles corresponding to each level is shown in Fig.2. Switching angles can be computed by converting the transcendental equations that specify the elimination of the harmonics into an equivalent set of polynomial equations [5,6]. Then using, the mathematical theory of resultants or the mathematical software such as MathCAD or Mathematica [7], solution to these polynomial equations can be found. Applying Fourier theory to the output voltage waveform of multilevel converters, which is odd quarter-wave symmetric, we can find the Fourier expression of the multilevel output voltage as

$$V(\mathbf{t}) = \sum_{n=1,3,5,\ldots}^{\infty} \left[ \frac{4}{n\pi (V_1 \cos(n\theta_1) + V_2)} \cos(n\theta_2) + \dots + V_s \cos[(n\theta_s)]) \right] \sin(n\omega t)$$
(1)

If the DC voltages are equal in the multilevel converter, the equation for the fundamental frequency switching control method can be expressed as:

$$V(t) = \sum_{n=1,3,5,*}^{\infty} \left[ \frac{4V_{DC}}{n\pi(\cos(n\theta_1) + ]} \cos(n\theta_2) + \dots + \cos[(n\theta_s]]) \right) \sin(n\omega t)$$
(2)

From the equation, it can be seen that the output voltage has no even harmonics because the output voltage waveform is odd quarter-wave symmetric. It also can be seen from above equation that the peak values of these odd harmonics are expressed in terms of the switching angles  $\theta_1$ ,  $\theta_2$  and  $\theta_{s.}$ . Furthermore, the harmonic equations produced from the above equations are called as transcendental equations.

If one wants to eliminate the n<sup>th</sup> harmonic, then that means to choose a series of switching angles to let the value of the n<sup>th</sup> harmonic be zero. Therefore, an equation with s switching angles will be used to control the s different harmonic values. Generally, an equation with s switching angles is used to determine the fundamental frequency value, and to eliminate s-1 low order harmonics [8,9]. For example, for an equation with three switching angles, the above equation becomes

$$V(t) = \sum_{n=1,3,5,*}^{\infty} \left[ \frac{4V_{DC}}{n\pi(\cos(n\theta_1) + ]} \cos(n\theta_2) + \cos[(n\theta_3]]) \right) \sin(n\omega t)$$
(3)

Here, the fundamental peak value of the output voltage of  $V_1$  should be controlled, and the 5<sup>th</sup> and 7<sup>th</sup> order harmonics should be eliminated. The resulting harmonic equations (4) to (6) are given below:

$$\cos[(\theta_1) + \cos(\theta_2) + \cos(\theta_3]) = m \quad (4)$$
  
$$\cos[(5\theta_1) + \cos(5\theta_2) + \cos(5\theta_3]) = \mathbf{0}$$



(5)

(8)

(10)

$$\cos[(7\theta_1) + \cos(7\theta_2) + \cos(7\theta_3]]) = \mathbf{0}$$

(6) Where  $m = \pi V_1/4V_{dc.}$  For 7-level inverter m is calculated as 1.18. Here, the third harmonic has not been eliminated because the triple-n harmonics can be automatically cancelled in the line-line voltages for balanced three-phase systems. Therefore, the triplen harmonics are not chosen for elimination in the phase voltage. The above equations are difficult to solve without using some sort of numerical iterative technique, such as Newton Raphson's method. However, by making some simple changes of variables and simplifying, these transcendental equations can be transformed into a set of polynomial equations. Then, the resultant theory can be utilized to find all solutions to the harmonic equations theoretically or the solutions can be simulated by software 10, 11].

Solutions to the Harmonic Equations by MathCAD using Trigonometric identities are given in equations (7) to (12).

$$\cos(5\theta) = 5\cos(\theta) - 20\cos^3(\theta) + 16\cos^5(\theta)$$
(7)

$$\cos(7\theta) = -7\cos(\theta) + 56\cos^3(\theta) - 112\cos^5(\theta) + 64\cos^7(\theta)$$

And changing the variables as

 $x_1 = \cos[(\theta_1]) \tag{9}$ 

$$x_2 = \cos[(\theta_2])$$

And

$$x_s = \cos[(\theta_s]) \tag{11}$$

The harmonic equations for 7-level inverter can be written as

$$p_{5}(x_{1}, x_{2}, x_{3}) = \sum_{n=1}^{3} [[(5x_{n}] - 20x_{n}^{3} + 16x_{n}^{5}] = 0$$
(12)

These equations are simulated in MathCAD and we get following switching angles when m is approximated to 1.32.

 $\theta_1 = 39.651^\circ, \ \theta_2 = 61.388^\circ \& \quad \theta_3 = 85.918^\circ.$ 

www.iosrjen.org

From simulation results it can also be concluded that the modulation index m has solutions only when m is in the range of 1.18 to 2.5 for a seven level output... For some modulation indices, there are more than one solution set. The THD is different for different solution sets; therefore, the low THD Solution set should be chosen for practical application. Solution is not continuous for some modulation indices m. One disadvantage of the fundamental frequency switching control is its narrow modulation index range.

#### **IV. DC SOURCE EQUALIZATION**

DC source equalization gives an idea about the change in the magnitude of the higher order harmonics with the change in magnitude of the DC sources involved. The cascaded multilevel inverter with two unequal sources can be represented as shown in equation .13.

$$V_{k} = \frac{4}{\pi} * [E_{1} * \cos(k\theta_{1}) + E_{2} * \cos(k\theta_{2}) + (E_{1} + E_{2}) * \cos[(k\theta_{3})]]$$
(13)

If the voltage magnitude (for example:  $E_1$ ) of one of the sources varies then the sensitivity equation can be given as shown in equation 14.

$$(\delta V_{\mathbf{i}}k)/(\delta E_{\mathbf{i}}\mathbf{1}) = 4/\pi * [\cos \left[ (k\theta_{\mathbf{i}}\mathbf{1} \ \mathbf{I}) + \cos(k\theta_{\mathbf{i}}\mathbf{3}) \right]$$
  
(14)
  
The magnitudes higher order harmonics is given by

The magnitudes higher order harmonics is given by the equations 15 to 19.

$$(\delta V_{1}1)/(\delta E_{1}1) = 4/\pi * [\cos [(\theta_{1}1]) + \cos(\theta_{1}3_{)}]$$
(15)  

$$(\delta V_{1}3)/(\delta E_{1}1) = 4/\pi * [\cos [(3\theta_{1}1]) + \cos(3\theta_{1}3_{)}]$$
(16)  

$$(\delta V_{1}5)/(\delta E_{1}1) = 4/\pi * [\cos [(5\theta_{1}1]) + \cos(5\theta_{1}3_{)}]$$
(17)  

$$(\delta V_{1}7)/(\delta E_{1}1) = 4/\pi * [\cos [(7\theta_{1}1]) + \cos(7\theta_{1}3_{)}]$$
(18)  

$$(\delta V_{1}11)/(\delta E_{1}1) = 4/\pi * [\cos [(11\theta_{1}1]) + \cos(11\theta_{1}3_{)}]$$
(19)



If  $E_2$  is varied the sensitivity equation can be given as shown in equation .20,

$$(\delta V_{\mathbf{i}}k)/(\delta E_{\mathbf{i}}2) = 4/\pi * [\cos \left[ (k\theta_{\mathbf{i}}2) + \cos(k\theta_{\mathbf{i}}3) \right]$$
(20)

The magnitude of higher order harmonics is given by the equations 21 to 25 and the change in the magnitude of harmonics is shown in table –II.

$$(\delta V_{1}\mathbf{1})/(\delta E_{1}\mathbf{2}) = 4/\pi * [\cos \left[(\theta_{1}\mathbf{2} \ \mathbf{1} \ ) + \cos(\theta_{1}\mathbf{3} \ )\right]$$

$$(21)$$

$$(\delta V_{1}\mathbf{3})/(\delta E_{1}\mathbf{2}) = 4/\pi * [\cos \left[(3\theta_{1}\mathbf{2} \ \mathbf{1} \ ) + \cos(3\theta_{1}\mathbf{3} \ )\right]$$

(22)

$$(\delta V_1 5)/(\delta E_1 2) = 4/\pi * [\cos \left[ (5\theta_1 2 ] \right] + \cos(5\theta_1 3)]$$

(23)

$$(\delta V_1 7) / (\delta E_1 2) = 4/\pi * [\cos \left[ \left( \left[ 7\theta \right] \right]_1 2 \right] + \cos(7\theta_1 3) \right]$$

$$(24)$$

$$(\delta V_1 \mathbf{1} \mathbf{1}) / (\delta E_1 \mathbf{2}) = 4/\pi * [\cos \left[ (\mathbf{1} \mathbf{1} \theta_1 \mathbf{2} \right] \mathbf{1} + \cos(\mathbf{1} \mathbf{1} \theta_1 \mathbf{3})]$$

(25)

Where,  $\theta_1$ ,  $\theta_2$ ,  $\theta_3$  represents the switching angles of the various levels of the output voltage.

# TABLE II : CHANGE IN MAGNITUDE OFHARMONICS (THEORETICAL VALUE)

| Chan<br>ge in<br>DC<br>sourc<br>e | Fund<br>Com<br>pone<br>nt | 3 <sup>rd</sup><br>order | 5 <sup>th</sup><br>order | 7 <sup>th</sup><br>order | 11 <sup>th</sup><br>order |
|-----------------------------------|---------------------------|--------------------------|--------------------------|--------------------------|---------------------------|
| $rac{\delta V_k}{\delta E_1}$    | 1.071                     | -0.886                   | -<br>0.765               | -0.442                   | -<br>0.594                |
| $\frac{\delta V_k}{\delta E_2}$   | 0.700                     | -1.54                    | 1.209                    | -0.1676                  | 0.005<br>7                |

IOSR Journal of Engineering June. 2012, Vol. 2(6) pp: 1313-1319

Change in magnitude of the DC sources and the impact of the change in magnitude of the source in the peak value of the higher order harmonics is shown in Table-II and the simulation results are given in Table –III. ( $\theta_1$ ,  $\theta_2$  and  $_{\theta_3}$  have been taken as 39.651°, 61.388° and 85.918° respectively). It can be concluded that the 5<sup>th</sup>, 7<sup>th</sup> and the 11<sup>th</sup> order harmonics are greatly affected, due to the changes in the magnitudes of the DC sources used.

#### TABLE -III : SIMULATION RESULTS

| Change<br>in DC<br>source | Fund<br>Com<br>pone<br>nt | 3 <sup>rd</sup><br>order | 5 <sup>th</sup><br>ord<br>er | 7 <sup>th</sup><br>ord<br>er | 11 <sup>th</sup><br>ord<br>er |
|---------------------------|---------------------------|--------------------------|------------------------------|------------------------------|-------------------------------|
| V <sub>dc</sub> =50       | 117.9                     | 8.77                     | 0.8                          | 1.4                          | 1.1                           |
| V,100V                    | 9                         |                          | 9                            | 1                            | 7                             |
| V <sub>dc</sub> =55       | 120.8                     | 9.75                     | 0.9                          | 1.5                          | 1.2                           |
| V,100V                    | 3                         |                          | 0                            | 7                            | 6                             |
| V <sub>dc</sub> =50       | 122.4                     | 8.73`                    | 0.9                          | 1.4                          | 1.1                           |
| V,105V                    | 8                         |                          | 3                            | 0                            | 8                             |

### **V. SIMULATION RESULTS**

Simulation was carried out in order to make sure the computed switching angles were actually eliminating the desired harmonics while at the same time controlling the value of the fundamental. SIMULINK, an extension to MATLAB, was used to perform the simulations of the multilevel inverter. Harmonic Elimination has been employed to eliminate the 5<sup>th</sup> and the 7<sup>th</sup> order harmonics 12]. The seven level phase voltage and the line voltage obtained by incorporating the proposed strategy are shown in the Figs.3 &4 respectively. The frequency spectrum of the linevoltage is shown in Fig.5.





# Fig.3 Phase voltage of 3-phase MLI using harmonic elimination scheme



Fig.4.a Line voltage AB of 3-phase MLI



Fig.4.b Line voltage BC of 3-phase MLI



Fig.4.c Line voltage CA of 3-phase MLI

Figure 4. illustrates the line voltages measured at the output of the multilevel inverter. Figure 5 provides the corresponding FFT of the line AB output voltage.





Fig.5 FFT of line voltage AB for ma = 1.2

From Fig.5, that the magnitudes of the 5<sup>th</sup> and 7<sup>th</sup> harmonics are quite small. One reason they are not precisely zero is the battery voltages are not exactly equal to one another. Also there may be some quantization error. The corresponding voltage THD is 8.66%. The three switching angles for an asymmetric seven level inverter are calculated for the different modulation index and the graph is plotted with switching angles against modulation index. Figure.6 provides switching angles of 7-level multilevel inverter for the different modulation index and the Fig.7 illustrates the corresponding THD for the different modulation index.



Fig. 6 Switching angles for 7-level multilevel inverter



Fig.7 Voltage THD from 7-level multilevel Inverter

#### VI. EXPERIMENTAL RESULTS

A prototype of a three-phase, seven-level (three dc sources) cascaded H-bridge multilevel inverter was developed with power MOSFETs having voltage rating of 600 V and current rating of 5 A. Rechargeable batteries were used for the separate DC sources. With a resistive load connected to the output, measurements were taken for the output voltage and the experimental seven-level output is shown in Fig.8.



Fig.8 Experimental seven-level output voltage waveform for asymmetric cascaded MLI

#### **VII. CONCLUSION**

This paper presented a three-phase cascaded multilevel inverter with unequal DC sources. A procedure to selectively eliminate certain harmonics in a multilevel inverter utilizing the fundamental switching scheme has been discussed. The effect of DC source equalization has



been studied. Simulation results and experimental studies have been presented which clearly shows the selective harmonic elimination reduces the harmonic distortion in the output.

#### REFERENCES

- 1. Jose Rodriguez, Jih-Sheng Lai, Fang Zheng Peng 'Multilevel Inverters: A Survey of Topologies, Controls and Applications', IEEE Transactions on Industrial Electronics, Vol.49, No.4, pp.724-738, 2002.
- L. M. Tolbert, F. Z. Peng, and T. G. Habetler, *"Multilevel converters for large electric drives,"* IEEE Transactions on Industry Applications, vol. 35, no. 1, pp. 36–44, Jan./Feb. 1999.
- J. N. Chiasson, L. M. Tolbert, K. McKenzie, Z. Du, *"Real-Time Computer Control of a Multilevel Converter using the Mathematical Theory of Resultants,"* Proceedings of the Electric machines Conference, August 18-21, 2002.
- J. Chiasson, L. M. Tolbert, K. McKenzie, and Z. Du, "Control of a multilevel converter using resultant theory," IEEE Transactions on Control System Technology, vol. 11, no. 3, pp. 345–354, May 2003.
- Manjunatha Y.R, Sanavullah M.Y 'Harmonics Elimination on Multilevel Inverters with Two Unequal Voltage Batteries', Asian Power Electronics Journal, Vol.2, No.3, pp.153-157, 2008.
- J. Chiasson, Neon M. Tolbert and Zhong Du, "Active Harmonic Elimination for Multilevel Converters" IEEE transactions on Power Electronics, Vol. 21, No.2, March 2006.

- S. Wolfram, Mathematica, A System for Doing Mathematics by Computer, Second Edition. Addison-Wesley, 1992.
- Ahmadi, D, Jin Wang, 'Selective Harmonic Elimination for Multilevel Inverters with Unbalanced DC Inputs', IEEE Conference on Vehicle Power and Propulsion, pp.773-778, 2009..
- Deepa, K, Savitha, P, Vinodhini, B. 'Harmonic Analysis of Modified Cascaded Multilevel Inverter, 1<sup>st</sup> International Conference on Electrical Energy Systems, pp.92-97, 2011.
- 10. Jingang Han, Peng Yao, Liwei Zhou, Xinyuan Tan, Tianhao Tang, 'Selective Harmonic Elimination for an Asymmetrical Multilevel Converter', IEEE Industrial Symposium on Industrial Electronics, pp.993-997, 2007.
- 11. Muthuramalingam A, Balaji M, Himavathi S, 'Selective Harmonic Elimination Modulation for Multilevel Inverters', India International Conference on Power Electronics, pp.40-45, 2006.
- 12. Naeem Farokhnia, Hadi Vadizadeh, Seyyed Hamid Fathi, Seyyed Hamid Fathi, "Calculating the Formula of Line-Voltage THD in Multilevel Inverter with Unequal DC Sources', IEEE Transactions on Industrial Electronics, Vol.58, No.8, pp.3359-3372, 2011.